The STM32F429ZI requires a voltage supply VDD of 1,8..3,6 V to operate.
A linear voltage regulator is used to generate the 1,2 V internally needed for the CPU.
The real time clock, backup registers and backup RAM can be powered by VBAT.
The following low power modes are vailable:
The power reduction is accomplished by switching off different parts of the hardware.
Which part is available in which mode is shown in the tables below.
SLEEP | STOP | STANDBY | |
---|---|---|---|
CPU clock | disabled | disabled | disabled |
Peripheral clocks | on / off | on / off | disabled |
RTC clock | on / off | on / off | on / off |
SLEEP | STOP | STANDBY | |
---|---|---|---|
Low Speed (Int. / Ext.) | on / off | on / off | on / off |
High Speed (Int. / Ext.) | on / off | disabled | disabled |
PLL Oscillator | on / off | disabled | disabled |
SLEEP | STOP | STANDBY | |
---|---|---|---|
Flash Power Down | disabled | on / off | disabled |
1,2V Domain (Normal) | Main | Main or Low Power | disabled |
1,2V Domain (Underdrive)* | disabled | disabled | |
Backup Domain | on / off | on / off | on / off |
* Underdrive mode of 1,2V domain voltage regulator only possible if Flash power down enabled.
SLEEP | STOP | STANDBY | |
---|---|---|---|
Regular SRAM | on | on | disabled |
Regular Registers | on | on | disabled |
Backup SRAM | on / off | on / off | on / off |
Backup Registers | on / off | on / off | on / off |
LPDS | 0 | Main voltage regulater used in STOP mode |
1 | Low power regulator used in STOP mode | |
LPUDS | 0 | Low power regulator on if LPDS bit set in STOP mode |
1 | Low power regulator in under-drive mode if LPDS bit set in STOP mode | |
PDDS | 0 | Enter STOP mode when CPU enters deep sleep |
1 | Enter STANDBY mode when CPU enters deep sleep | |
FPDS | 0 | Flash memory not in power down mode in STOP mode |
1 | Flash memory in power down mode in STOP mode |